## LESSON PLAN

NAME OF FACULTY: MRS. SUMAN CHAUDHARY

DISCIPLINE: COMPUTER ENGINEERING

SEMESTER: 4TH

SUBJECT: MICROPROCESSORS AND PERIPHERAL DEVICES

LESSON PLAN DURATION: 16 WEEKS

## WORK LOAD (LECTURE/ PRACTICAL): LECTURES-3, PRACTICALS -3

| WEEK            | THEORY         |                                                                                                                                   | PRACTICAL               |                                                                                                 |
|-----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------|
| 1st             | LECTURE<br>DAY | ТОРІС                                                                                                                             | PRACTICAL<br>DAY/PERIOD | ТОРІС                                                                                           |
|                 | 1              | UNIT 1 EVOLUTION OF MICROPROCESSOR                                                                                                |                         |                                                                                                 |
|                 |                | Typical organization of a microcomputer                                                                                           |                         |                                                                                                 |
|                 |                | system and functions of its various blocks                                                                                        |                         |                                                                                                 |
|                 | 2              | Microprocessor, its evolution                                                                                                     | 1-3                     | Familiarization of<br>different keys of 8085<br>microprocessor kit and its<br>memory map        |
|                 | 3              | Function and impact on modern society                                                                                             |                         |                                                                                                 |
| 2nd             | 1              | UNIT 2 ARCHITECTURE OF A<br>MICROPROCESSOR (WITH REFERENCE TO<br>8085 MICROPROCESSOR)<br>Concept of Bus, bus organization of 8085 | 1-3                     |                                                                                                 |
|                 | 2              | Functional block diagram of 8085 and function of each block                                                                       |                         |                                                                                                 |
|                 | 3              | Pin details of 8085 and related signals                                                                                           |                         |                                                                                                 |
| 3rd             | 1              | Demultiplexing of address/data bus                                                                                                |                         |                                                                                                 |
|                 | 2              | Generation of read/write control signals                                                                                          | 1-3                     | Steps to enter, modify<br>data/program and to<br>execute a programme on<br>8085 kit             |
|                 | 3              | Steps to execute a stored programme                                                                                               |                         |                                                                                                 |
| 4th             | 3              | UNIT 3 INSTRUCTION TIMING AND CYCLES<br>Instruction cycle                                                                         |                         |                                                                                                 |
|                 | 1              | Machine cycle                                                                                                                     | 1-3                     | Writing and execution of<br>ALP for addition and<br>subtraction of two 8 bit<br>numbers         |
|                 | 2              | T-states                                                                                                                          |                         |                                                                                                 |
| 5 <sup>th</sup> | 1              | Fetch cycle                                                                                                                       | 1-3                     | Writing and execution of<br>ALP for arranging 10<br>numbers in<br>ascending/descending<br>order |
|                 | 2              | Execute cycle                                                                                                                     |                         |                                                                                                 |
|                 | 3              | TEST                                                                                                                              |                         |                                                                                                 |
| 6 <sup>th</sup> | 1              | UNIT 4 PROGRAMMING (WITH RESPECT TO<br>8085 MICROPROCESSOR)<br>Brief idea of machine and assembly<br>languages                    |                         |                                                                                                 |

|                  | 2 | Machines and Mnemonic codes                                                                             |     |                                                                                                                                   |
|------------------|---|---------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------|
|                  | 3 | Instruction format and Addressing mode                                                                  | 1-3 | Writing and execution of<br>ALP for multiplication and<br>division of two 8 bit<br>numbers)                                       |
| 7th              | 1 | Identification of instructions as to which addressing mode they belong                                  |     |                                                                                                                                   |
|                  | 2 | Concept of Instruction set.                                                                             |     |                                                                                                                                   |
|                  | 3 | Explanation of the instructions of the following groups of instruction set - Data transfer group        | 1-3 | Writing and execution of<br>ALP for 0 to 9 BCD<br>counters (up/down<br>counter according to<br>choice stored in memory            |
| 8th              | 1 | Arithmetic Group                                                                                        |     |                                                                                                                                   |
|                  | 2 | Logic Group                                                                                             |     |                                                                                                                                   |
|                  | 3 | Stack                                                                                                   | 1-3 | Interfacing exercise on<br>8255 like LED display<br>control                                                                       |
| 9th              | 1 | I/O and Machine Control Group                                                                           |     |                                                                                                                                   |
|                  | 2 | Programming exercises in assembly language                                                              | 1-3 | Interfacing exercise on<br>8253 programmable<br>interval timer                                                                    |
|                  | 3 | UNIT 5 MEMORIES AND I/O INTERFACING<br>Concept of memory mapping                                        |     |                                                                                                                                   |
| 10th             | 1 | partitioning of total memory space                                                                      |     |                                                                                                                                   |
|                  | 2 | Address decoding                                                                                        | 1-3 | Practicing Programs on kit                                                                                                        |
| 46               | 3 | concept of peripheral mapped I/O                                                                        |     |                                                                                                                                   |
| 11 <sup>th</sup> | 1 | memory mapped                                                                                           |     |                                                                                                                                   |
|                  | 2 | I/O Interfacing of memory mapped I/O<br>devices                                                         | 1-3 | Practicing Programs on kit                                                                                                        |
|                  | 3 | I/O Interfacing of memory mapped I/O<br>devices                                                         |     |                                                                                                                                   |
| 12th             | 1 | UNIT 6 INTERRUPTS<br>Concept of interrupt, Maskable and non-<br>maskable                                | 1-3 | Interfacing exercise on<br>8279 programmable<br>KB/display interface like<br>to display the hex code of<br>key pressed on display |
|                  | 2 | Edge triggered and level triggered interrupts,<br>Software interrupt, Restart interrupts and its<br>use |     |                                                                                                                                   |
|                  | 3 | Various hardware interrupts of 8085,<br>Servicing interrupts, extending interrupt<br>system             |     |                                                                                                                                   |
| 13th             | 1 | TEST                                                                                                    |     |                                                                                                                                   |
|                  | 2 | UNIT 7 DATA TRANSFER TECHNIQUES<br>Concept of programmed I/O operations,<br>sync data transfer          | 1-3 | Use of 8085 emulator for hardware testing                                                                                         |
|                  | 3 | Async data transfer (hand shaking),                                                                     |     |                                                                                                                                   |
| 14th             | 1 | Interrupt driven data transfer, DMA                                                                     |     |                                                                                                                                   |
|                  | 2 | Serial output data, Serial input data                                                                   | 1-3 | Revision of Practicals                                                                                                            |
|                  | 3 | UNIT 8 PERIPHERAL DEVICES<br>8255 PPI, 8253 PIT                                                         |     |                                                                                                                                   |

| 15th | 1 | 8257 DMA controller                                                                          |     |                        |
|------|---|----------------------------------------------------------------------------------------------|-----|------------------------|
|      | 2 | UNIT 9 ARCHITECTURE OF 8086<br>MICROPROCESSOR<br>Block diagram - Minimum and Maximum<br>mode | 1-3 | Revision of Practicals |
|      | 3 | Pin and Signals                                                                              |     |                        |
| 16th | 1 | TEST                                                                                         |     |                        |
|      | 2 | REVISION                                                                                     | 1-3 | Revision of Practicals |
|      | 3 | REVISION                                                                                     |     |                        |